Job Opportunities in Taiwan


June 20, 2024

Marvell

新竹市


Staff Engineer, Digital IC Design

About Marvell
Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities.
At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.
Your Team, Your Impact
Marvell Central Engineering (CE) develops Marvell most advanced High-Speed Ser Des (HSS) IPs covering multiple applications, Switch, Automotive, Storage, Optics, etc. Acting as the engine to the company, Central Engineering provides the source of power to every business unit in Marvell system. Central System Engineering (CSE) in Central Engineering, independent of other CE functions including DSP algorithm development, circuit design, physical design, packaging, etc., is a function team responsible of validating all Marvell HSS IPs in the lab environment and supporting all Marvell business units for fast and smooth So C production.

Central Engineering AMS-IP team provides leading-edge Ser Des PHY solutions and other Analog Mixed-Signal IPs to support all Marvell products.
What You Can Expect
ASIC design engineer responsible for post-RTL design flow.
You will be responsible for block and /or chip-level synthesis, timing closure, DFT generation, and ECOs.
The responsibilities include but are not limited to:
  • Improve the design methodology and flow.
  • Synthesis, timing closure, and DFT support for various types of Ser Des IPs ranging from 10Gbps to 224Gbps data rates for different applications.
  • Collaborate with Analog/Digital design teams to deliver competitive Ser Des IP solutions for all the Marvell product lines.
  • Provide support to the product teams, for both pre and post-silicon.
What We're Looking For
  • Master’s degree and/or Ph D in EE, CS or related fields and 3+ years of experience.
  • Good personal communication skills and team working spirit.
  • Hardworking and motivated to be part of a highly competent design team.
  • Must have good post-RTL experience including synthesis, timing analysis and physical design. Able to perform custom placement and routing for mixed-signal designs. Flexible to move between all post-RTL design activities as required. Good understanding of block and top-level physical timing closure.
  • Proficient in the following skills: Logic or physical synthesis using Synopsys or Cadence tools, DFT generation and verification, static timing analysis using Primetime, physical design for 28nm and beyond, and strong Perl and Tcl scripting skills.
Preferred skills:
  • Low power design
  • Circuit level or custom design experience
  • Floorplanning, clock-tree synthesis and power planning/analysis
  • Signal integrity and physical verification

#LI-SYU
Additional Compensation and Benefit Elements
With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our
Careers
page.
All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Latest Job Opportunities


September 21, 2024

粉亮飾品專賣店
IONIC App 開發
View Details

September 21, 2024

NielsenIQ
Associate Director, Analytics

台北市

View Details

September 21, 2024

裕明玻璃有限公司
IONIC App 開發
View Details

September 21, 2024

國雲保全股份有限公司
IONIC App 開發
View Details

Similar Jobs


August 22, 2024

Axcelis Technologies Inc.
Staff Applications Scientst II

新竹市

OTHER

View Details

August 30, 2024

Synopsys
ASIC Digital Design, Staff Engineer

新竹市

View Details

August 27, 2024

Qualcomm
Hardware System Engineer, Engineer to Staff Level (Hsinchu)

新竹市

View Details

August 23, 2024

Qualcomm
WiFi PHY VI Engineer, Senior to Staff Level (Hsinchu)

新竹市

View Details

August 14, 2024

Synopsys
Applications Engineering, Staff Engineer

新竹市

View Details

August 13, 2024

Synopsys
Applications Engineering, Staff Engineer (Analog/ Mixed Signal)

新竹市

View Details

New Jobs from This Company


August 4, 2024

Marvell
Staff Engineer, Product Engineering

新竹市

OTHER

View Details

July 27, 2024

Marvell
Sr. Staff Engineer, Digital IC Design

新竹市

View Details

July 26, 2024

Marvell
Staff Engineer, Test Engineering

新竹市

OTHER

View Details

July 23, 2024

Marvell
Senior Staff Engineer, Analog IC Design

新竹市

OTHER

View Details

July 23, 2024

Marvell
Staff Engineer, Analog IC Design

新竹市

OTHER

View Details