Google welcomes people with disabilities.
Minimum qualifications:
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
-
Experience with verification methodologies and languages such as UVM or System Verilog.
- Experience in verifying digital systems using standard IP components/interconnects (microprocessor cores, hierarchical memory subsystems).
Preferred qualifications:
-
Master's degree or Ph D in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture, or a related field.
-
Experience creating and using verification components and environments in a standard verification methodology such as UVM.
-
Experience with performance verification of ASICs and ASIC components and experience with ASIC standard interfaces and memory system architecture.
-
Experience with image processing or other multimedia IPs such as Display or Video Codec.
-
Experience with verification techniques, System Verilog Assertions (SVA), and assertion-based verification.
- Experience with GLS, low-power DV, and support of SOC DV.
About the job
Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.
Responsibilities
-
Plan the verification of complex multimedia digital design blocks by fully understanding the design specification and interacting with design engineers to identify important verification scenarios.
-
Create and enhance constrained-random verification environments using System Verilog and UVM.
-
Identify and write all types of coverage measures for stimulus and corner-cases.
-
Debug tests with design engineers to deliver functionally correct design blocks.
-
Close coverage measures to identify verification holes and to show progress towards tape-out.
Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also Google's EEO Policy and EEO is the Law. If you have a disability or special need that requires accommodation, please let us know by completing our Accommodations for Applicants form.